Show simple item record

dc.contributor.author
Castañeda Fernández, Oscar
dc.contributor.author
Goldstein, Tom
dc.contributor.author
Studer, Christoph
dc.date.accessioned
2021-10-15T07:44:21Z
dc.date.available
2020-10-29T16:18:43Z
dc.date.available
2020-10-30T07:41:51Z
dc.date.available
2021-10-15T07:44:21Z
dc.date.issued
2017
dc.identifier.isbn
978-1-4673-6853-7
en_US
dc.identifier.isbn
978-1-5090-1427-9
en_US
dc.identifier.other
10.1109/iscas.2017.8050252
en_US
dc.identifier.uri
http://hdl.handle.net/20.500.11850/448649
dc.identifier.doi
10.3929/ethz-b-000448649
dc.description.abstract
Joint channel estimation and data detection (JED) enables near-optimal error-rate performance in realistic wireless communication systems that suffer from channel estimation errors. In this paper, we propose a new JED algorithm and a corresponding FPGA design for large single-input multiple-output (SIMO) wireless systems that use constant-modulus constellations. Our algorithm, referred to as PrOX (short for PRojection Onto conveX hull), relies on biconvex relaxation (BCR) in order to efficiently compute an approximate solution of the maximum-likelihood JED problem that exhibits prohibitive complexity. PrOX is a simple and hardware-friendly algorithm that achieves near-optimal error-rate performance for a wide-range of system configurations. To demonstrate the efficacy of PrOX, we develop a scalable VLSI architecture and present reference implementation results on a Xilinx Virtex-7 FPGA. Compared to a recently-reported reference JED design, PrOX achieves 3x higher throughput, 20x better hardware-efficiency (in terms of throughput per look-up tables), and 8x improved energy-efficiency.
en_US
dc.format
application/pdf
en_US
dc.language.iso
en
en_US
dc.publisher
IEEE
en_US
dc.rights.uri
http://rightsstatements.org/page/InC-NC/1.0/
dc.title
FPGA design of low-complexity joint channel estimation and data detection for large SIMO wireless systems
en_US
dc.type
Conference Paper
dc.rights.license
In Copyright - Non-Commercial Use Permitted
dc.date.published
2017-09-28
ethz.book.title
2017 IEEE International Symposium on Circuits and Systems (ISCAS)
en_US
ethz.pages.start
8050252
en_US
ethz.size
4 p.
en_US
ethz.version.deposit
acceptedVersion
en_US
ethz.event
2017 IEEE International Symposium on Circuits and Systems (ISCAS 2017)
en_US
ethz.event.location
Baltimore, MD, USA
en_US
ethz.event.date
May 28-31, 2017
en_US
ethz.publication.place
Piscataway, NJ
en_US
ethz.publication.status
published
en_US
ethz.leitzahl
ETH Zürich::00002 - ETH Zürich::00012 - Lehre und Forschung::00007 - Departemente::02140 - Dep. Inf.technologie und Elektrotechnik / Dep. of Inform.Technol. Electrical Eng.::02636 - Institut für Integrierte Systeme / Integrated Systems Laboratory::09695 - Studer, Christoph / Studer, Christoph
en_US
ethz.leitzahl.certified
ETH Zürich::00002 - ETH Zürich::00012 - Lehre und Forschung::00007 - Departemente::02140 - Dep. Inf.technologie und Elektrotechnik / Dep. of Inform.Technol. Electrical Eng.::02636 - Institut für Integrierte Systeme / Integrated Systems Laboratory::09695 - Studer, Christoph / Studer, Christoph
en_US
ethz.relation.isPreviousVersionOf
10.3929/ethz-b-000448655
ethz.date.deposited
2020-10-29T16:18:51Z
ethz.source
FORM
ethz.eth
no
en_US
ethz.availability
Open access
en_US
ethz.rosetta.installDate
2020-10-30T07:42:02Z
ethz.rosetta.lastUpdated
2022-03-29T14:14:45Z
ethz.rosetta.versionExported
true
ethz.COinS
ctx_ver=Z39.88-2004&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.atitle=FPGA%20design%20of%20low-complexity%20joint%20channel%20estimation%20and%20data%20detection%20for%20large%20SIMO%20wireless%20systems&rft.date=2017&rft.spage=8050252&rft.au=Casta%C3%B1eda%20Fern%C3%A1ndez,%20Oscar&Goldstein,%20Tom&Studer,%20Christoph&rft.isbn=978-1-4673-6853-7&978-1-5090-1427-9&rft.genre=proceeding&rft_id=info:doi/10.1109/iscas.2017.8050252&rft.btitle=2017%20IEEE%20International%20Symposium%20on%20Circuits%20and%20Systems%20(ISCAS)
 Search print copy at ETH Library

Files in this item

Thumbnail

Publication type

Show simple item record